## Labs 10-12: Controller design

## **Abstract**

Design, implement, and demonstrate an embedded system that controls dc motor speed and an up/down decade counter. Use the NUCLEO-L432KC board. Collect test data with WaveForms instruments.

## Design specifications

See the table below for specification details. Some notes:

- The number *N* equals the number of letters in your family name.
- Requirement (a) means a keypad controller must work.
- Requirement (b) means programmable timer-based pwm must work, in addition to requirement (a).
- Requirement (c) means the motor drive amplifier must work, in addition to requirements (a) and (b).
- Requirement (d) means the counter timing and control are triggered by programmable timer interrupts.
- Requirement (e) means the analog-to-digital converter (ADC) is employed to measure a properly conditioned tachometer signal. Rather than selecting desired pwm duty cycle, the keypad selects a desired ADC count.
- Extra credit requires more effort in feedback controller design and/or tuning.

| Item | Points | Description                                                                                                                                                                                                                                                                                                        |
|------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| а    | 3      | Correctly decode all buttons of a 16-button keypad.                                                                                                                                                                                                                                                                |
| b    | 3      | <ol> <li>Produce an N kHz pulse-width-modulated (pwm) signal.</li> <li>Any 10 different non-zero duty cycles may be chosen, in addition to 0% duty cycle.</li> <li>Duty cycles are selected with keypad buttons 0-A.</li> <li>Duty cycle must not be affected by the motor drive (c) or the counter (d)</li> </ol> |
| С    | 3      | Produce a dc motor drive controlled by the pwm signal (b).  1. Motor drive operates from 10-15 Vdc power supply.  2. Motor drive operation does not affect the pwm signal (b) or the counter (d).                                                                                                                  |

| d  | 3 | <ol> <li>Produce an up/down decade counter.</li> <li>The counter period is N/5 s, and the error is less than 100 ppm (0.01%).</li> <li>The counter value rolls over and repeats.</li> <li>Button (*) is starts/stops the counter.</li> <li>Button (#) changes the count direction (up/down).</li> <li>Counter operation does not affect the pwm signal (b) or the motor drive (c).</li> </ol>                                                         |
|----|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| е  | 3 | Implement feedback control of the motor speed.  1. Desired motor speed is selected by keypad button press. 2. Provide at least four different non-zero desired speeds. 3. Steady-state speed error is less than 5% of desired speed 4. ADC sampling period equals counter period divided by 64.                                                                                                                                                       |
| xc | 3 | <ul> <li>(Extra credit) All specifications (a-e) must work.</li> <li>1. Steady-state speed error is less than 1% of desired speed, AND</li> <li>2. Step response overshoot is less than 10% of desired speed change. Step response test is conducted anywhere in the range of 30-80% of full speed.</li> <li>For example, if the desired speed change is from 40% to 50% of full speed, then overshoot must be less than 1% of full speed.</li> </ul> |

Fall 2023